Carnegie Mellon University
Browse

Area Optimizations for Dual-Rail Circuits Using Relative-Timing Analysis

Download (687.1 kB)
journal contribution
posted on 1972-01-01, 00:00 authored by Tiberiu Chelcea, Girish Venkataramani, Seth C. Goldstein
Future deep sub-micron technologies will be characterized by large parametric variations, which could make asynchronous design an attractive solution for use on large scale. However, the investment in asynchronous CAD tools does not approach that in synchronous ones. Even when asynchronous tools leverage existing synchronous tool flows, they introduce large area and speed overheads. This paper proposes several heuristic and optimal algorithms, based on timing interval analysis, for improving existing asynchronous CAD solutions by optimizing area. The optimized circuits are 2.4 times smaller for an optimal algorithm and 1.8 times smaller for a heuristic one than the existing solutions. The optimized circuits are also shown to be resilient to large parametric variations, yielding better average-case latencies than their synchronous counterparts.

History

Publisher Statement

All Rights Reserved

Date

1972-01-01

Usage metrics

    Exports

    RefWorks
    BibTeX
    Ref. manager
    Endnote
    DataCite
    NLM
    DC